# LAB 2

HOME ASSIGNMENT



### Home assignment Goal

At the beginning of LAB2, we will give each one of you a Digilent Pmod JSTK2 module.

This can be connected to your Basys3 board through the Pmod connectors.



### Home assignment Goal

The objective of the LAB2 home assignment is to receive data and control the module's LEDs from the PC, using the provided AXI4-Stream UART module.





# Digilent Pmod JSTK2 components





# How to connect the Joystick

Connect the Joystick with the provided cable to "JA", top row, paying attention to the VCC and GND position.







# Home assignment Goal #1

### You will have to build 2 modules:

 digilent\_istk2, to "talk" to the module and expose its "state" (jstk\_x, jstk\_y, jstk\_btn, trigger\_btn) and "controls" (led\_r, led\_g, led\_b) as std\_logic or std\_logic\_vector.





# JSTK2 interfacing

The Digilent Pmod JSTK2 module protocol is fully described in its reference manual.

In short, it uses the SPI protocol to receive "commands" and send back the "readings" of the Joystick position and the buttons state.



### SPI protocol

The Serial Peripheral Interface (SPI) is a very popular synchronous protocol for off-chip communication.

In its basic form it is composed by 4 signals:

- Serial CLocK (SCLK)
- Master-Out Slave-In (MOSI)
- Master-In Slave-Out (MISO)
- Chip Select (CS)



### SPI IP-Core

While SPI is a simple protocol, describing it in VHDL is not immediate.

To ease your work, we will give you a "AXI4-Stream SPI" IP-Core, similar to the UART one.





### SPI IP-Core

You will find the details of its behavior in the README file. In short:

- Whatever you send to S\_AXIS is sent to the SPI "slave".
- Whatever is received from the SPI "slave" is sent to you through the M\_AXIS interface.





To respect the timing of the Digilent Pmod JSTK2 module (see <a href="here">here</a>), use these parameters in the SPI IP-Core.





### JSTK2 commands

Using this IP-Core, you can easily "talk" to the module, following the protocol described in the reference manual.

We suggest you to use the cmdSetLedRGB command so that, in a single command, you can get the position of the joystick and the state of the button, and control the LED color.



### JSTK2 commands - cmdSetLedRGB





# Home assignment Goal #2

Now that we can "talk" to the JSTK2 module, we have to send those values to the PC with:

• istk uart bridge, to send and receive those values to the UART module.

```
jstk uart bridge 0
+ s_axis
aclk
                    m axis +
aresetn
                    led r[7:0]
jstk x[9:0]
                   led g[7:0]
jstk y[9:0]
                   led b[7:0]
btn jstk
btn trigger
  jstk uart bridge v1 0
```



### Home assignment Goal #2

You have to manage data to and from the PC:

- PC -> FPGA: RGB LED control
- FPGA -> PC: position of joystick axis, joystick button and trigger button. This should be sent periodically.

As we have to send more than just a single byte, we have to build a "packet", so that the receiver can correctly understand which value it is receiving

# Packet specification

All packets, in both directions, must have this stucture:

**HEADER** DATA Dimension = N \* 8bit 8 bit

A header let the receiver understand when a new packet begins.

In our case, we choose  $\underline{\mathsf{HEADER}} = 0\mathsf{xC0}$ .

# PC → FPGA: LEDs control



### FPGA → PC: Joystick and buttons



JSTK\_X and JSTK\_Y are the eight MSbits of the data provided by the digilent\_jstk2 module.

"BUTTONS" must have this structure:

- BUTTONS(7 downto 2) <= 'o'</li>
- BUTTONS(1) <= btn\_trigger</li>
- BUTTONS(o) <= btn\_jstk</li>



### Overall structure

At the end, your project should have this structure:





### Overall structure - Block Design

At the end, your project should have this structure:





# Testing: FPGA → PC

As usual, the easiest way to test your design on hardware is by using a serial terminal.

Open it and see if you receive the expected data when you move the joystick and press the buttons:

```
<sup>14</sup> Buttons
Header B 02 CO 0E
```

### Testing: PC → FPGA

The same for the PC  $\rightarrow$  FPGA direction: send some data in the proper format and see if the LED changes color.

### For example:

- C0 ff ff ff → white
- C0 00 00 00  $\rightarrow$  OFF
- C0 ff 00 00  $\rightarrow$  red
- C0 ff ff 00  $\rightarrow$  yellow
- CO 10 00 10 → light purple



### Even better testing

Of course, having a joystick connected to the PC and controlling it only through the serial would be quite boring...





### Even better testing

You will find the "spaceShooter" game in the LAB2 material, modified to communicate through the serial port with your modules. You will be able to control the spaceship with the joystick, shoot with the trigger button and pause the game with the joystick button. The LEDs on the board will show your life (blue for high life, yellow for mid, red for low).